I’m Senior2 Electronics and Communications engineering at Ain shams university thrilled to use my knowledge in digital design processes for ASICs, which includes creating models in Verilog, carrying out synthesis, and optimizing timing. I’m also familiar with advanced SystemVerilog methods for checking and Verification, as well as the UVM verification approach. My understanding also covers the principles of full-custom IC design, which includes designing complex digital circuits and optimizing power. Practical experience with widely used CAD tools from Synopsys, Siemens, and Cadence has strengthened my hands-on skills. I’m all set to contribute to creative chip design projects!
-
Fpga Design And Verification Graduation Project StudentSi-Vision Oct 2023 - Aug 2024Cairo, EgyptTitle : Design and implementation of a RISC-V processor from scratch with the target of running a linux OS on it -
Digital Design And Verification TraineeAuc Electronics And Communications Engineering Department (Ecng) Sep 2023 - May 2024Cairo, EgyptThe training gives expertise in digital design flow for ASIC including Verilog modelling, synthesis, minimization, standard-cell libraries, timing optimization, timing models, timing analysis & constraints, Clock Tree Synthesis, placement and routing, Signoff and chip finishing, and design for testing.Regarding the verification and testing of digital systems, the SystemVerilog concepts such as Data types, Function, threads, Interfaces, randomization, Code Coverage, Functional Coverage and Assertion Based Verification are covered. In addition to OOP and Hierarchal Testbenchs. UVM verification projects including components such as transaction, generator, configuration, sequencer, driver, monitor, …. also, faults in digital systems, test generation and testable systems, and pattern generation and comparator circuits of the built-in-self-test .In addition, the VLSI and full custom IC design flow topics learned include design of complex digital circuits, PLA, Arithmetic Blocks, Memory Design, system interconnect, Clock Generators and System Level Integration and it is emphasizing principles such as power optimization, timing analysis, and signal and power integrity issues.These modules are delivered by worldwide industry experts and university professors. Through hands-on experience in the labs with industry-standard CAD tools and successfully completes assignments and projects for each course.CAD tools include: Synopsys’s flow (Design Compiler, Formality, Library Manager, ICC2, PrimeTime, VCS, Verdi), Siemens’s flow (Tanner EDA: S-Edit, L-Edit, W-Edit, Calibre) , Questa, Intel’s Quartus, and Cadence Virtuoso.Languages: SystemVerilog, VerilogFinal Projects : - Develop a complete top-level UVM environment for ALU- ASIC flow for I2C Communication Protocol- Full Custom design of 4 bit Microprocessor
Omar Ezz Education Details
-
Electrical, Electronics And Communications Engineering
Frequently Asked Questions about Omar Ezz
What is Omar Ezz's role at the current company?
Omar Ezz's current role is Digital IC Designer and Verification.
What schools did Omar Ezz attend?
Omar Ezz attended Ain Shams University.
Not the Omar Ezz you were looking for?
-
1pepsico.com
Free Chrome Extension
Find emails, phones & company data instantly
Aero Online
Your AI prospecting assistant
Select data to include:
0 records × $0.02 per record
Download 750 million emails and 100 million phone numbers
Access emails and phone numbers of over 750 million business users. Instantly download verified profiles using 20+ filters, including location, job title, company, function, and industry.
Start your free trial